# LM1851

# **Ground Fault Interrupter**

#### **Features**

- · No potentiometer required
- · Direct interface to SCR
- Supply voltage derived from AC line 26V shunt
- Adjustable sensitivity

- · Grounded neutral fault detection
- Meets UL943 standards
- 450 µA quiescent current
- Ideal for 120V or 220V systems

### **Description**

The LM1851 is a controller for AC outlet ground fault interrupters. These devices detect hazardous grounding conditions (example: a pool of water and electrical equipment connected to opposite phases of the AC line) in consumer and industrial environments. The output of the IC triggers an external SCR, which in turn opens a relay circuit breaker to prevent a harmful or lethal shock.

Full advantage of the U.S. UL943 timing specification is taken to ensure maximum immunity to false triggering due

to line noise. A special feature is found in circuitry that rapidly resets the integrating timing capacitor in the event that noise pulses introduce unwanted charging currents. Also, flip-flop is included that ensures firing of even a slow circuit breaker relay on either half-cycle of the line voltage when external full wave rectification is used.

The application circuit can be configured to detect both normal faults (hot wire to ground) and grounded neutral faults.

## **Block Diagram**



## **Functional Description**

The voltage at the supply pin is clamped to +26V by the internal shunt regulator D3. This shunt regulator also generates an artificial ground voltage for the noninverting input of A1 (shown as a +10V source). A1, Q1, and Q2 act a a current mirror for fault current signals (which are derived from an external transformer). When a fault signal is present, the mirrored current charges the external timing capacitor until its voltage exceeds the latch trigger threshold (typically 17.5V). When then this threshold is exceeded, the latch engages and Q3 turns off, allowing I2 to drive the SCR connected to pin 1.

Extra Circuitry in the feedback path of A1 works with the switched current source I<sub>1</sub> to remove any charge on C<sub>T</sub> induced by noise in the transformer. If no fault current is

present, then I<sub>1</sub> discharges C<sub>T</sub> with a current equal to 3 I<sub>TH</sub>, where I<sub>TH</sub> is the value of current set by the external R<sub>SET</sub> resistor. If fault signals are present at the input of A<sub>1</sub> (which is held at virtual ground, +10V), one of the two current mirrors in the feedback path of A<sub>1</sub> (Q<sub>4</sub> and Q<sub>5</sub>) will become active, depending on which half-cycle the fault occurs. This action will raise the voltage at V<sub>S</sub>, switching I<sub>1</sub> to a value equal to I<sub>TH</sub>, and reducing the discharge rate of C<sub>T</sub> to better allow fault currents to charge it.

Notice that ITH discharges CT during both half-cycles of the line, while IF only charges CT during the half-cycle in which IF exits pin 2 (since Q1 will only carry fault current in one direction). Thus, during one half-cycle, IF-ITH charges CT, while during the other half-cycle ITH discharges it.

### **Pin Assignments**



#### **Definition of Terms**

#### **Normal Fault**

An unintentional electrical path, R<sub>B</sub>, between the load terminal of the hot line and the ground, as shown by the dashed lines in Figure 1.



Figure 1. Normal Fault

#### **Grounded Neutral Fault**

An unintentional electrical path between the load terminal of the neutral line and the ground, as shown by the dashed lines in Figure 2.



Figure 2. Grounded Neutral Fault

#### **Normal Fault Plus Grounded Neutral Fault**

The combination of the normal fault and the grounded neutral fault, as shown by the dashed lines in Figure 3.



Figure 3. Normal Fault Plus Grounded Neutral Fault

# **Absolute Maximum Ratings**

| Parameter                  | Conditions       | Min | Max | Units |
|----------------------------|------------------|-----|-----|-------|
| Supply Current             |                  |     | 19  | mA    |
| Power Dissipation          |                  |     | 570 | mW    |
| Operating Temperature      |                  | -40 | 70  | °C    |
| Lead Soldering Temperature | SOIC, 10 seconds |     | 260 | °C    |
|                            | DIP, 60 seconds  |     | 300 | °C    |

### **Thermal Characteristics**

| Parameter                    | Conditions | Min | Max  | Units |
|------------------------------|------------|-----|------|-------|
| Maximum Junction Temperature |            |     | 125  | °C    |
| Maximum PDTA < 50°C          | DIP        |     | 468  | mW    |
|                              | SOIC       |     | 300  |       |
| Thermal Resistance, θJA      | DIP        |     | 160  | °C/W  |
|                              | SOIC       |     | 240  |       |
| For TA > 50°C, derate at     | DIP        |     | 6.25 | mW/°C |
|                              | SOIC       |     | 4.17 |       |

#### **DC Electrical Characteristics**

 $(T_A = +25^{\circ}C, I_{SHUNT} = 5 mA)$ 

| Parameters                                              | Test Conditions                                                                      | Min | Тур  | Max | Units |
|---------------------------------------------------------|--------------------------------------------------------------------------------------|-----|------|-----|-------|
| Power Supply Shunt Regulator Voltage                    | Pin 8, Average Value                                                                 | 22  | 26   | 30  | V     |
| Latch Trigger Voltage                                   | Pin 7                                                                                | 15  | 17.5 | 20  | V     |
| Sensitivity Set Voltage                                 | Pin 8 to Pin 6                                                                       | 6   | 7    | 8.2 | V     |
| Output Drive Current                                    | Pin 1 With Fault                                                                     | 0.5 | 1    | 2.4 | mA    |
| Output Saturation Voltage                               | Pin 1 Without Fault                                                                  |     | 100  | 240 | mV    |
| Output Saturation Resistance                            | Pin 1 Without Fault                                                                  |     | 100  |     | Ω     |
| Output External Current Sinking Capability <sup>1</sup> | Pin 1 Without Fault, VPIN1 Held to 0.3V                                              | 2   | 5    |     | mA    |
| Noise Integration Sink Current<br>Ratio                 | Pin 7, Ratio of Discharge Currents<br>Between No Fault Fault and Fault<br>Conditions | 2.0 | 2.8  | 3.6 | μΑ/μΑ |

#### Notes:

## **AC Electrical Characteristics**

 $(TA = +25^{\circ}C, ISHUNT = 5 mA)$ 

| Parameters                                    | Conditions                | Min | Тур | Max | Units |
|-----------------------------------------------|---------------------------|-----|-----|-----|-------|
| Normal Fault Current Sensitivity <sup>2</sup> | See Figure 9              | 3   | 5   | 7   | mA    |
| Normal Fault Trip Time <sup>1</sup>           | 500Ω Fault, see Figure 10 |     | 18  |     | mS    |
| Normal Fault With Grounded                    | 500Ω Normal Fault         |     | 18  |     | mS    |
| Neutral Fault Trip Time <sup>1</sup>          | 2Ω Neutral, see Figure 10 |     |     |     |       |

#### Notes:

- 1. Average of 10 trials.
- 2. Required UL sensitivity tolerance is such that external trimming of LM1851 sensitivity is necessary.

<sup>1.</sup> This external applied current is in addition to the internal "output drive current" source.

## **Typical Performance Characteristics** (TA = +25°C)



Figure 4. Average Trip Time vs. Fault Current



Figure 5. Normal Fault Current Threshold vs. RSET



Figure 6. Output Drive Current vs. Output Voltage



Figure 7. Pin 1 Saturation Voltage vs. External Load Current, IL

#### **Applications Discussion**

A typical ground fault interrupter circuit is shown in Figure 10. It is designed to operate on 120 VAC line voltage with 5 mA normal fault sensitivity.

A full-wave rectifier bridge and a 15k/2W resistor are used to supply the dc power required by the IC. A 1  $\mu F$  capacitor at pin 8 is used to filter the ripple of the supply voltage and is also connected across the SCR to allow firing of the SCR on either half-cycle. When a fault causes the SCR to trigger, the circuit breaker is energized and line voltage is removed from the load.

At this time no fault current flows and the CT discharge current increases from ITH to 3ITH (see Block Diagram). This quickly resets both the timing capacitor and the output latch. The circuit breaker can be reset and the line voltage again supplied to the load, assuming the fault has been removed. A 1000:1 sense transformer is used to detect the normal fault. The fault current, which is basically the difference current between the got and neutral lines, is stepped down by 1000 and fed into the input pin of the operational amplifier through a 10  $\mu F$  capacitor. The 0.0033  $\mu F$  capacitor between pin 2 and pin 3 and the 200 pF between pins 3 and 4 are added to obtain better noise immunity. The normal fault sensitivity is determined by the timing capacitor discharging current, ITH. ITH can be calculated by:

$$I_{TH} = \frac{7V}{R_{SFT}} \div 2 \tag{1}$$

At the decision point, the average fault current just equals the threshold current, ITH.

$$I_{TH} = \frac{I_F(rms)}{2} \times 0.91 \tag{2}$$

Where IF(rms) is the rms input fault current to the operational amplifier and the factor of 2 is due to the fact that IF charges the timing capacitor only during one half-cycle, while ITH discharges the capacitor continuously. The factor 0.91 converts the rms value to an average value. Combining equations (1) and (2) we have:

$$R_{SET} = \frac{7V}{I_F(rms) \times 0.91}$$
 (3)

For example, to obtain 5 mA(rms) sensitivity for the circuit in Figure 7 we have:

$$R_{SET} = \frac{7V}{\frac{5 \text{ mA} \times 0.91}{1000}} = 1.5 \text{M}\Omega$$
 (4)

The correct value for RSET can also be determined from the characteristic curve that plots equation (3). Note that this is an approximate calculation; the exact value of RSET depends on the specific sense transformer used and LM1851 tolerances. Inasmuch as UL943 specifies a sensitivity "window" of 4 mA to 6mA, provision should be made to adjust RSET with a potentiometer.

Independent of setting sensitivity, the desired integration time can be obtained through proper selection of the timing capacitor, C<sub>T</sub>. Due to the large number of variables involved, proper selection of C<sub>T</sub> is best done empirically. The following design example should only be used as a guideline.

Assume the goal is to meet UL943 timing requirements. Also assume that worst case timing occurs during GFI startup (S1 closure) with both a heavy normal fault and a  $2\Omega$  grounded neutral fault present. This situation is shown diagrammatically in Figure 8.



Figure 8.

UL943 specifies ≤25 ms average trip time under these conditions. Calculation of C<sub>T</sub> based upon charging currents due to normal fault only is as follows:

- Start with a ≤25 ms specification. Subtract 3 ms GFI turn-on time (15k and 1 μF). Subtract 8 ms potential loss of one half-cycle due to fault current sense of halfcycles only.
- Subtract 4 ms time required to open a sluggish circuit breaker.
- This gives a total ≤10 ms maximum integration time that could be allowed.
- 4. To generate 8 ms value of integration time that accommodates component tolerances and other variables:

$$C_{T} = \frac{1 \times T}{V} \tag{5}$$

where:

T = integration time

V = threshold voltage

I = average fault current into CT

$$I = \left(\frac{120 \ V_{AC}(rms)}{R_B}\right) \qquad \left(\frac{RN}{RG + RN}\right)$$
 heavy fault current generated (swamps ITH) portion of fault current shunted around GFI



therefore:

$$\begin{split} C_{T} &= \frac{\left[ \left( \frac{120}{500} \right) \times \left( \frac{0.4}{1.6 + 0.4} \right) \times \left( \frac{1}{1000} \right) \times \left( \frac{1}{2} \right) \times (0.91) \right]}{17.5} \times 0.008 \\ C_{T} &= 0.01 \, \mu \text{F} \end{split}$$

In practice, the actual value of C<sub>T</sub> will have to be modified to include the effects of the neutral loop upon the net charging current. The effect of neutral loop induced currents is difficult to quantize, but typically they sum with normal fault currents, thus allowing a larger value of C<sub>T</sub>.

For UL943 requirements,  $0.015 \mu F$  has been found to be the best compromise between timing and noise.

For those GFI standards not requiring grounded neutral detection, a still larger value capacity can be used and better noise immunity obtained.

The larger capacitor can be accommodated because  $R_N$  and  $R_G$  are not present, allowing the full fault current, I, to enter the GFI.

In Figure 10, grounded neutral detection is accomplished by feeding the neutral coil with 120 Hz energy continuously and allowing some of the energy to couple into the sense transformer during conditions of neutral fault.

Transformers may be obtained from Magnetic Metals, Inc., 21st Street and Hayes Street, Camden, NJ 08101— (609) 964-7842.

# **Application Circuits**



Figure 9. Normal Fault Sensitivity Test Circuit



Figure 10. 120 Hz Neutral Transformer Application

## **Schematic Diagram**



### **Mechanical Dimensions**

## 8-Lead Plastic DIP Package

| Cumbal | Inches |      | Millin   | N-4   |       |
|--------|--------|------|----------|-------|-------|
| Symbol | Min.   | Max. | Min.     | Max.  | Notes |
| А      | _      | .210 | _        | 5.33  |       |
| A1     | .015   | _    | .38      | _     |       |
| A2     | .115   | .195 | 2.93     | 4.95  |       |
| В      | .014   | .022 | .36      | .56   |       |
| B1     | .045   | .070 | 1.14     | 1.78  |       |
| С      | .008   | .015 | .20      | .38   | 4     |
| D      | .348   | .430 | 8.84     | 10.92 | 2     |
| D1     | .005   | _    | .13      | _     |       |
| Е      | .300   | .325 | 7.62     | 8.26  |       |
| E1     | .240   | .280 | 6.10     | 7.11  | 2     |
| е      | .100   | BSC  | 2.54 BSC |       |       |
| еВ     | _      | .430 | _        | 10.92 |       |
| L      | .115   | .160 | 2.92     | 4.06  |       |
| N      | 8      | 3°   | 8°       |       | 5     |

#### Notes:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch (0.25mm).
- 3. Terminal numbers are for reference only.
- 4. "C" dimension does not include solder finish thickness.
- 5. Symbol "N" is the maximum number of terminals.







## **Mechanical Dimensions** (continued)

#### 8-Lead Plastic SOIC Package

| Symbol | Inc  | Inches Millimeters |      | Notes |       |
|--------|------|--------------------|------|-------|-------|
| Symbol | Min. | Max.               | Min. | Max.  | Notes |
| Α      | .053 | .069               | 1.35 | 1.75  |       |
| A1     | .004 | .010               | 0.10 | 0.25  |       |
| В      | .013 | .020               | 0.33 | 0.51  |       |
| С      | .008 | .010               | 0.20 | 0.25  | 5     |
| D      | .189 | .197               | 4.80 | 5.00  | 2     |
| Е      | .150 | .158               | 3.81 | 4.01  | 2     |
| е      | .050 | .050 BSC           |      | BSC   |       |
| Н      | .228 | .244               | 5.79 | 6.20  |       |
| h      | .010 | .020               | 0.25 | 0.50  |       |
| L      | .016 | .050               | 0.40 | 1.27  | 3     |
| N      | 8    | 3                  | 8    |       | 6     |
| α      | 0°   | 8°                 | 0°   | 8°    |       |
| ccc    | _    | .004               | _    | 0.10  |       |

#### Notes:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch (0.25mm).
- 3. "L" is the length of terminal for soldering to a substrate.
- 4. Terminal numbers are shown for reference only.
- 5. "C" dimension does not include solder finish thickness.
- 6. Symbol "N" is the maximum number of terminals.







# **Ordering Information**

| Part Number | Package             | Operating Temperature Range |
|-------------|---------------------|-----------------------------|
| LM1851AN    | 8-lead Plastic DIP  | -40°C to +70°C              |
| RV4145M     | 8-lead Plastic SOIC | -40°C to +70°C              |

The information contained in this data sheet has been carefully compiled; however, it shall not by implication or otherwise become part of the terms and conditions of any subsequent sale. Raytheon's liability shall be determined solely by its standard terms and conditions of sale. No representation as to application or use or that the circuits are either licensed or free from patent infringement is intended or implied. Raytheon reserves the right to change the circuitry and any other data at any time without notice and assumes no liability for errors.

#### LIFE SUPPORT POLICY:

Raytheon's products are not designed for use in life support applications, wherein a failure or malfunction of the component can reasonably be expected to result in personal injury. The user of Raytheon components in life support applications assumes all risk of such use and indemnifies Raytheon Company against all damages.

Raytheon Electronics Semiconductor Division 350 Ellis Street Mountain View CA 94043 415 968 9211 FAX 415 966 7742